Part Number Hot Search : 
ST19NR66 BDX33C T2N5551 ISL59119 MKP1846 SR2050 NDB5060 OM4215SW
Product Description
Full Text Search
 

To Download MB40C318V Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 To Top / Lineup / Index
FUJITSU SEMICONDUCTOR DATA SHEET
DS04-28217-1E
ASSP For Video Applications
CMOS
8-bit 140 MSPS A/D Converter
MB40C318V
s DESCRIPTION
MB40C318V is a high-speed A/D converter using a fast CMOS technology.
s FEATURES
* * * * Resolution Linearity error Maximum conversion rate Power supply voltage : : : : : : : : : : : 8 bit 0.40% (standard) 140 MSPS (minimum) 5 V (standard: digital input) 3.3 V (standard: A/D converter) PECL level (140 MHz max differential input CLKEP, CLKEN) TTL level (70 MHz max two-phase input CLKA, CLKB) TTL level (RESET) 3.3 V CMOS level (CE, OE, CKSEL, DSEL) 3.3 V CMOS level compatible 0 to 3.0 V (2 Vp-p) 22 pF (standard) 300 mW (standard) Reference voltage generator circuit: VREFT = 3.0 V, VREFB = 1.0 V High impedance output, power down function 1:2 demultiplex output enable (RESET action enable) 1/2 deviding clock output Cross sampling at 70 MHz (two-phase CLK) enable (CLKA, CLKB) LQFP48 (7 mm x 7 mm, lead pitch 0.5 mm)
* Clock input voltage range * Digital input voltage range * * * * * Digital output voltage range Analog input voltage range Analog input capacitance Power dissipation Additional features
* Package
:
s PACKAGE
48-pin Plastic LQFP
(FPT-48P-M05)
To Top / Lineup / Index
MB40C318V
s PIN ASSIGNMENT
DA0 (LSB)
CLKOA
VREFT
DVDD
AVDD
DVSS
AVSS
VRT
DA2 38
48
47
46
45
44
43
42
41
40
39
DAI
VR2 VR1 AVDD AVSS VREFB VRB AVSS VINA AVDD CKSEL CE AVSS
1 2 3 4 5 6 7 (TOP VIEW) 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
37 36 35 34 33 32 31 30 29 28 27 26 25
DA3
VR3
DA4 DA5 DA6 DA7 (MSB) CLKEN CLKA CLKB CLKEP RESET DVDDI DB0 (LSB) DB1
AVDD
DVDD
DVSS
(MSB) DB7
OE
DSEL
CLKOB
DB6
DB5
DB4
DB3
2
DB2
To Top / Lineup / Index
MB40C318V
s PIN DESCRIPTION
Pin No. 3, 9, 13, 45 16, 43 27 4, 7, 12, 44 18, 41 33 to 40 19 to 26 11 14 10 15 28 29 32 31 30 42 17 8 2 1 48 46 47 6 5 Symbol AVDD DVDD DVDDI AVSS DVSS DA7 to DA0 DB7 to DB0 CE OE CKSEL DSEL RESET CLKEP CLKEN CLKA CLKB CLKOA CLKOB VINA VR1 VR2 VR3 VRT VREFT VRB VREFB Analog power supply (+3.3 V) Digital power supply (+3.3 V) Digital power supply for digital input (+5.0 V) Analog power supply ground pin (0 V) Digital power supply ground pin (0 V) Digital output pin (Port A) DA7: MSB, DA0: LSB Digital output pin (Port B) DB7: MSB, DB0: LSB Power down at CE input "H" (internal pull-up resistor) Digital output (Both Port A, B) and clock output (CLKOA, CLKOB) are high impedance at OE input "H" . Mode of operation setting input pin (Refer to s MODE SETTING) Dividing circuit reset input pin (See s TIMING DIAGRAM 2, 3) Differential clock (positive-phase) input pin (max 140 MHz) Differential clock (negative-phase) input pin (max 140 MHz) Two-phase clock (A ch) input pin (max 70 MHz) Two-phase clock (B ch) input pin (max 70 MHz) Clock output pin (See s TIMING DIAGRAM 1 to 4) Clock output pin (See s TIMING DIAGRAM 1 to 4) Analog input pin Input range is VRT to VRB (0 V to 3.0 V: 2 Vp-p) Reference 1/4 voltage output pin (Add 0.1 F for AVSS) Reference 1/2 voltage output pin (Add 0.1 F for AVSS) Reference 3/4 voltage output pin (Add 0.1 F for AVSS) Reference voltage input pin on top side Reference voltage output pin = By connecting to VRT, 0.9 x AVDD (. . 3 V) is generated. Reference voltage input pin on bottom side Reference voltage output pin By connecting to VRB, 0.3 x AVDD (. . 1 V) is generated. = PECL level TTL level Description
The values in parentheses are standard.
3
To Top / Lineup / Index
MB40C318V
s BLOCK DIAGRAM
CKSEL DSEL
VINA
CLKOA
DVDDI
AVDD
DVDD
VREFT
Mode setting Timing circuit
AVDD VRT
CLKA A ch FF A output buffer Output selector DA0 to DA7
CLKEP CLKEN
CLK select
VR3 VR2 VR1
CLKB
B ch
FF
B output buffer
DB0 to DB7
Timing circuit VRB AVDD AVSS
RESET
CE
CLKOB
AVSS
DVSS
OE
VREFB
4
To Top / Lineup / Index
MB40C318V
s ABSOLUTE MAXIMUM RATINGS
Parameter Power supply voltage Symbol AVDD, DVDD DVDDI VINA, VRT, VRB, VREFT, VREFB, VR1, VR2, VR3, CE, CKSEL Input/output voltage DA0 to DA7, DB0 to DB7, CLKOA, CLKOB, DSEL, OE, CLKEP CLKEN, , CLKA, CLKB, RESET Storage temperature *1: Do not exceed +4.0 V. *2: Do not exceed +7.0 V. WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. TSTG Rating Min. -0.3 -0.3 -0.3 Max. +4.0 +7.0 AVDD+0.3*1 Unit V V V
-0.3
DVDD+0.3*1
V
-0.3 -55
DVDDI+0.3*2 +125
V C
5
To Top / Lineup / Index
MB40C318V
s RECOMMENDED OPERATING CONDITIONS
Parameter Power supply voltage Analog input voltage Analog reference voltage: T Analog reference voltage: B Analog reference voltage range CKSEL, CE Digital "H" level input voltage OE, DSEL CLKA, CLKB, RESET CLKEP CLKEN , CKSEL, CE Digital "L" level input voltage OE, DSEL CLKA, CLKB, RESET CLKEP CLKEN , Digital input voltage range Digital input current Differential clock frequency Two-phase clock frequency Minimum clock pulse width (differential) Minimum clock pulse width (two-phase) Clock pulse rising/falling time RESET signal setup time RESET signal hold time Operating temperature range CLKEP CLKEN , VIHD - VILD IID fCLKEP, fCLKEN fCLKA, fCLKB tWS , tWS
+ + - -
Symbol AVDD, DVDD DVDDI VINA VRT VRB VRT - VRB
Value Min. 3.00 4.75 VRB -- 0.00 1.90 AVDD - 0.5 DVDD - 0.5 Typ. 3.30 5.00 -- -- -- 2.00 -- -- -- -- -- -- -- -- 0.8 -- -- -- 3.5 7.0 2.0 -- -- -- Max. 3.60 5.25 VRT 3.00 -- 2.10 -- -- -- DVDDI - 0.6 0.5 0.5 0.5 DVDDI - 1.45 -- 5 140 70 -- -- -- -- -- +70
Unit V V V V V V V V V V V V V V V A MHz MHz ns ns ns ns ns C
VIHD
2.6 DVDDI - 1.1 -- --
VILD
-- DVDDI - 2.0 0.4 -20 0.1 0.1 3.0 6.0 -- 1.5 1.5 -20
tWD , tWD tr, tf ts th Ta
WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.
6
To Top / Lineup / Index
MB40C318V
s ELECTRICAL CHARACTERISTICS
* DC Characteristics in Analog Section
(AVDD = DVDD = 3.00 V to 3.60 V, DVDDI = 4.75 V to 5.25 V, Ta = -20C to +70C) Parameter Resolution Linearity error Differential linearity error Analog input capacity Reference voltage: T Reference voltage: B Reference current Analog supply current Digital supply current Standby current Symbol -- LE DLE CINA VREFT VREFB IRB AIDD DIDD DIDDI ISB Value Min. -- -- -- -- 0.88 x AVDD 0.27 x AVDD -15 -- -- -- -- Typ. 8 0.40 0.20 22 0.91 x AVDD 0.3 x AVDD -10 60.0 30.0 1 1 Max. -- 0.6 0.36 -- 0.94 x AVDD 0.33 x AVDD -- 100 45 3 -- Unit bit % % pF V V mA mA mA mA mA
* DC Characteristics in Digital Section
(AVDD = DVDD = 3.00 V to 3.60 V, DVDDI = 4.75 V to 5.25 V, Ta = -20C to +70C) Parameter Digital "H" level output voltage Digital "L" level output voltage Digital "H" level output current Digital "L" level output current Symbol VOHD VOLD IOHD IOLD Value Min. DVDD - 0.4 -- -400 -- Typ. -- -- -- -- Max. DVDD 0.4 -- 1.6 Unit V V A mA
7
To Top / Lineup / Index
MB40C318V
* Switching Characteristics
(AVDD = DVDD = 3.00 V to 3.60 V, DVDDI = 4.75 V to 5.25 V, Ta = -20C to +70C) Parameter Maximum conversion rate Aperture time Timing diagram 1 to 3 Timing diagram 4 Timing diagram 1 Timing diagram 2 Digital output delay time Timing diagram 3 Timing diagram 4 Symbol fS tAD tpdS tpdSO tpdM1 tpdM1O tpdM2 tpdM2O tpdD tpdDO Value Min. 140 -- -- 4 tWS+ + 4 4 T+4 4 T+4 3 tWD+ + 2 Typ. -- 3.5 2.0 8 tWS+ + 8 7 T+7 7 T+7 6 tWD+ + 6 Max. -- -- -- 11.5 tWS+ + 11 11.5 T + 11 11.5 T + 11 10.5 tWD+ + 10 Unit MSPS ns ns ns ns ns ns ns ns ns ns
s DIGITAL OUTPUT BUFFER LOAD CIRCUIT
To the measurement point CL 18 pF
Measurement point
DVSS
Note: CL includes a stray capacitance of a probe and a fixture.
s MODE SETTING
CKSEL H H L L DSEL H L H L Mode Differential CLK input-straight output mode Differential CLK input-demultiplex output (in-phase) mode Differential CLK input-demultiplex output (two-phase) mode Two-phase CLK input mode (CLKA, CLKB) Timing Diagram Timing diagram 1 Timing diagram 2 Timing diagram 3 Timing diagram 4
8
To Top / Lineup / Index
MB40C318V
s TIMING DIAGRAM 1
Differential CLK input-straight output mode * * * * * * * CLKEP = CLKEN = 140 MHz (max) CLKA = CLKB = L (DVSS) CKSEL = H (AVDD) DSEL = H (DVDD) RESET = H (DVDDI) CE = L (AVSS) OE = L (DVSS)
tr
tf DVDDI - 1.1 V DVDDI - 1.45 V
tWS+
tWS-
Differential VIHD CLK input VILD
N-1 N tAD
N+1
N+2
N+3
N+4
N+5 tpdS (max) tpdS (typ) tpdS (min)
N+6
N+7
VINA input
VOHD DA0 to DA7 VOLD VOHD DB0 to DB7 VOLD VOHD CLKOA VOLD VOHD CLKOB VOLD
N DVDD - 0.4 V N+1 0.4 V
N-7
N-6
N-5
N-4
N-3
N-2
N-1
ALL "L" fix
tpdSO (max) tpdSO (typ) tpdSO (min) DVDD - 0.4 V 0.4 V
ALL "L" fix
* Differential CLK input -- Solid line: CLKEP Dotted line: CLKEN , * VINA input -- Sampling at CLKEP rising (CLKEN falling) * DA0 to DA7 -- Output (after 5 CLK + tpdS from Sampling) at CLKEP rising (CLKEN falling)
9
To Top / Lineup / Index
MB40C318V
s TIMING DIAGRAM 2
Differential CLK input-demultiplex output (in-phase) mode * * * * * * CLKEP = CLKEN = 140 MHz (max) CLKA = CLKB = L (DVSS) CKSEL = H (AVDD) DSEL = L (DVSS) CE = L (AVSS) OE = L (DVSS)
tr
tf DVDDI - 1.1 V DVDDI - 1.45 V N-1 N N+1
T
tWS+ tWS-
VIHD Differential CLK input VILD
N-3 N-2
N+2
N+3
N+4
N+5
N+6
N+7
N+8
N+9
N + 10
VINA input
N-9 N-9
tAD tpdM1(max) tpdM1(typ) N-7 or N - 8 N-8 N-8 N-5 or N - 6 N-3 or N - 4 tpdM1(min) N+1 N-1 DVDD - 0.4 V or N - 2 0.4V tpdM1(max) tpdM1(typ) tpdM1(min) N N-2 DVDD - 0.4 V or N - 3 0.4V tpdM1O(max) tpdM1O(typ) tpdM1O(min)
VOHD or N - 10 or N - 8 DA0 to DA7 VOLD
N - 10 N - 10
N+3
VOHD or N - 11 or N - 9 or N - 9 or N - 7 DB0 to DB7 VOLD VOHD CLKOA VOLD
N-6 or N - 7
N-4 or N - 5
N+2
DVDD - 0.4 V 0.4 V
VOHD CLKOB VOLD
th tS th tS 1.5 V
ALL "L" fix
VIHD RESET input VILD
* * * *
Differential CLK input -- Solid line: CLKEP Dotted line: CLKEN , VINA input -- Sampling at CLKEP rising (CLKEN falling) DA0 to DA7 -- Output (after 5 CLK + tpdM1 from Sampling) at CLKEP rising (CLKEN falling) DB0 to DB7 -- Output (after 6 CLK + tpdM1 from Sampling) at CLKEP rising (CLKEN falling)
10
To Top / Lineup / Index
MB40C318V
s TIMING DIAGRAM 3
Differential CLK input-demultiplex output (two-phase) mode * * * * * * CLKEP = CLKEN = 140 MHz (max) CLKA = CLKB = L (DVSS) CKSEL = L (AVSS) DSEL = H (DVDD) CE = L (AVSS) OE = L (DVSS)
tWS+ tWS-
tr
Differential CLK input
VIHD VILD
N-3 N-2
tf DVDDI - 1.1 V DVDDI - 1.45 V N-1 N tAD N+1 N+2
T
N+3
N+4
N+5
N+6
N+7
N+8
N+9
N + 10
VINA input
N-9 N-9
VOHD or N - 10 or N - 8 DA0 to DA7 VOLD
N - 10 N-8
tpdM2(max) tpdM2(typ) tpdM2(min) N-5 or N - 6 N-3 or N - 4 N-1 or N - 2 tpdM2(max) tpdM2(typ) tpdM2(min) N-2 or N - 3
N-7 or N - 8 N-8
N+1 DVDD - 0.4 V 0.4 V
N+3
VOHD or N - 9 or N - 9 or N - 7 DB0 to DB7 VOLD VOHD CLKOA VOLD
N N+2
N-6 or N - 7
N-4 or N - 5
DVDD - 0.4 V 0.4 V tpdM2O(max) tpdM2O(typ) tpdM2O(min)
VOHD CLKOB VOLD
th tS th tS 1.5 V
DVDD - 0.4 V 0.4 V tpdM2O(max) tpdM2O(typ) tpdM2O(min) DVDD - 0.4 V 0.4 V
VOHD RESET input VOLD
* * * *
Differential CLK input -- Solid line: CLKEP Dotted line: CLKEN , VINA input -- Sampling at CLKEP rising (CLKEN falling) DA0 to DA7 -- Output (after 5 CLK + tpdM2 from Sampling) at CLKEP rising (CLKEN falling) DB0 to DB7 -- Output (after 5 CLK + tpdM2 from Sampling) at CLKEP rising (CLKEN falling)
11
To Top / Lineup / Index
MB40C318V
s TIMING DIAGRAM 4
Two-phase CLK input mode (CLKA, CLKB) * * * * * * * CLKEP = L (DVSS), CLKEN = H (DVDDI) or CLKEP = H (DVDDI), CLKEN = L (DVSS) CLKA = CLKB = 70 MHz (max) CKSEL = L (AVSS) DSEL = L (DVSS) RESET = H (DVDDI) or RESET = L (DVSS) CE = L (AVSS) OE = L (DVSS)
tWD-
tWD+
tr
tf DVDD - 0.5 V 0.5 V 1.5 V
VIHD CLKA input VILD
tWD+ tWD- tr
tf DVDD - 0.5 V 0.5 V 1.5 V
VIHD CLKB input VILD
N(Ach)
N + 1(Bch) N + 2(Ach) N + 3(Bch) N + 4(Ach) N + 5(Bch) N + 6(Ach) N + 7(Bch) tAD
VINA input
tAD
tpdD(max) tpdD(typ) tpdD(min) N-4 N-2
VOHD DA0 to DA7 VOLD VOHD DB0 to DB7 VOLD
N-6
N DVDD - 0.4 V 0.4 V tpdD(max) tpdD(typ) tpdD(min)
N+2
N-7
N-5
N-3
N-1 tpdDO(max) tpdDO(typ) tpdDO(min)
N+1 DVDD - 0.4 V 0.4 V
VOHD CLKOA VOLD VOHD CLKOB VOLD
DVDD - 0.4 V 0.4 V
ALL "L" fix
* VINA input -- Sampling (A ch) at CLKA falling Sampling (B ch) at CLKB falling * DA0 to DA7 -- Output (after 2.5 CLK + tpdD from Sampling) at CLKA rising * DB0 to DB7 -- Output (after 3 CLK + tpdD from Sampling) at CLKB falling
12
To Top / Lineup / Index
MB40C318V
s TYPICAL APPLICATION
DA0(LSB)
CLKOA
DA1
DA2
VRT
+
+3.3 V
DA3
+3.3 V
VR3 48
VREFT 47
VRT 46
AVDD 45
AVSS 44
DVDD 43
CLKOA 42
DVSS 41
(LSB)DA0 40
DA1 39
DA2 38
1 VR2 2 VR1 3 AVDD 4 AVSS
+
DA3 37 DA4 36 DA5 35 DA6 34
VRB
DA4 DA5 DA6 DA7(MSB) CLKEN CLKA CLKB CLKEP RESET
(MSB)DA7 33 CLKEN 32 (TOP VIEW) CLKA 31 CLKB 30 CLKEP 29 RESET 28 DVDDI 27 (LSB)DB0 26 19 DB7(MSB) 17 CLKOB 15 DSEL 16 DVDD DB1 25 20 DB6 21 DB5 22 DB4 23 DB3 24 DB2 13 AVDD 18 DVSS
5 VREFB 6 VRB 7 AVSS
VINA
8 VINA 9 AVDD
CKSEL CE
10 CKSEL 11 CE 12 AVSS 14 OE
DB0(LSB) DB1
+5 V
OE
DSEL
CLKOB
(MSB)DB7
DB6
DB5
DB4
DB3
0.1 F
+ To avoid voltage fluctuation at operation of reference voltage generator circuit (VREFT, VREFB)
VREFT: 150 F, VREFB: 330 F
DB2
13
To Top / Lineup / Index
MB40C318V
s USAGE PRECAUTIONS
* Be sure to ground the pins of AVDD, DVDD, DVDDI, VRT, VRB, VR1, VR2, and VR3 via high-frequency capacitor. Place the high-frequency capacitor as close as possible to the pin. * To avoid generation of undesired current owing to indetermination of internal logic, set CE to "H" at powering on and input more than five clock pulses just after operation (CE: H L).
s ORDERING INFORMATION
Part number MB40C318VPFV Package 48-pin Plastic LQFP (FPT-48P-M05) Remark
14
To Top / Lineup / Index
MB40C318V
s PACKAGE DIMENSION
48-pin Plastic LQFP (FPT-48P-M05)
9.000.20(.354.008)SQ 7.000.10(.276.004)SQ
36 25
37
24
0.08(.003)
INDEX
Details of "A" part 1.50 -0.10
+0.20 +.008
48
13
(Mounting height)
.059 -.004 "A"
LEAD No.
1
12
0.500.08 (.020.003)
0.18 -0.03 .007
+0.08 +.003 -.001
0.08(.003)
M
0.1450.055 (.006.002)
0~8
0.500.20 (.020.008) 0.45/0.75 (.018/.030)
0.100.10 (.004.004) (Stand off) 0.25(.010)
C
1998 FUJITSU LIMITED F48013S-3C-6
Dimensions in mm (inches).
15
To Top / Lineup / Index
MB40C318V
FUJITSU LIMITED
For further information please contact:
Japan FUJITSU LIMITED Corporate Global Business Support Division Electronic Devices KAWASAKI PLANT, 4-1-1, Kamikodanaka Nakahara-ku, Kawasaki-shi Kanagawa 211-8588, Japan Tel: 81(44) 754-3763 Fax: 81(44) 754-3329
All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams. FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.). CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.
http://www.fujitsu.co.jp/
North and South America FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804, USA Tel: (408) 922-9000 Fax: (408) 922-9179 Customer Response Center Mon. - Fri.: 7 am - 5 pm (PST) Tel: (800) 866-8608 Fax: (408) 922-9179
http://www.fujitsumicro.com/
Europe FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6-10 D-63303 Dreieich-Buchschlag Germany Tel: (06103) 690-0 Fax: (06103) 690-122
http://www.fujitsu-ede.com/
Asia Pacific FUJITSU MICROELECTRONICS ASIA PTE LTD #05-08, 151 Lorong Chuan New Tech Park Singapore 556741 Tel: (65) 281-0770 Fax: (65) 281-0220
http://www.fmap.com.sg/
F9903 (c) FUJITSU LIMITED Printed in Japan
16


▲Up To Search▲   

 
Price & Availability of MB40C318V

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X